# BCA - Semester II Question Bank

# **Multiple Choice Questions:**

#### IInit – 1

|    |                                                                                    |                        | Unit – 1            |                        |                        |
|----|------------------------------------------------------------------------------------|------------------------|---------------------|------------------------|------------------------|
| 1. | A gat                                                                              | e is a logic circuit v | vith one or more in | put signals but only   | output signal.         |
|    | Α.                                                                                 | One B. Two             | )                   |                        |                        |
|    | C.                                                                                 | Three                  | D.                  | None of these          |                        |
| 2. | The _                                                                              | _                      | or more input sign  | als. All inputs must   | be high to get a high  |
|    | A.                                                                                 | AND                    | В.                  | OR                     |                        |
|    | C.                                                                                 | NAND                   | D.                  | NOR                    |                        |
| 3. | Inver                                                                              | t gate has only        | input and           | output.                |                        |
|    | A.                                                                                 | Two, One               | В.                  | One, Two               |                        |
|    | C.                                                                                 | One, One               | <b>A</b> D.         | None of these          |                        |
| 4. | An in                                                                              | vert gate is also cal  | lled a gate.        |                        |                        |
|    | A.                                                                                 | NOR                    | В.                  | NOT                    |                        |
|    | C.                                                                                 | XNOR                   | D.                  | NAND                   |                        |
| 5. | The (                                                                              | OR gate has two or     | more input signals. | . If any input is      | _, the output is high. |
|    | A.                                                                                 | High                   | B.                  | Low                    |                        |
|    | C.                                                                                 | Both A and B           | D.                  | None of these          |                        |
| 6. | The I                                                                              | NAND gate has two      | or more input sign  | als. If all inputs are | , the output is        |
|    | A.                                                                                 | High                   | B.                  | Low                    |                        |
|    | C.                                                                                 | Both A and B           | D.                  | None of these          |                        |
| 7. | The NOR gate has two or more input signals. If all inputs are, the output is high. |                        |                     |                        | , the output is        |
|    |                                                                                    |                        | Page 1              |                        |                        |

|     | A.        | High                                                | В.               | Low                                          |
|-----|-----------|-----------------------------------------------------|------------------|----------------------------------------------|
|     | C.        | Both A and B                                        | D.               | None of these                                |
| 0   | Th.       |                                                     |                  | ala Alliananta marat la accesa ta act a lacc |
| 8.  | outp      | _                                                   | e input signa    | als. All inputs must be same to get a low    |
|     | A.        | NOR                                                 | B.               | XNOR                                         |
|     | C.        | NAND                                                | D.               | XOR                                          |
| 9.  | The _     | _                                                   | e input signa    | als. All inputs must be same to get a high   |
|     | A.        | NOR                                                 | B.               | XNOR                                         |
|     | C.        | NAND                                                | D.               | XOR                                          |
| 10. | De M      | organ's first theorem says                          | that a NOR       | gate is equivalent to a                      |
|     | A.        | Bubbled OR                                          | B.               | Bubbled NOR                                  |
|     | C.        | Bubbled AND                                         | D.               | Bubbled NAND                                 |
|     | Б. М      | BV.                                                 | $\Delta M$       | LISh                                         |
| 11. |           |                                                     |                  | AND gate is equivalent to a                  |
|     | <b>A.</b> | Bubbled OR                                          | В.               | Bubbled NOR                                  |
|     | C.        | Bubbled AND                                         | D.               | Bubbled NAND                                 |
| 12. |           | is a combinational circud inputs to "n" outputs.    | it that conv     | erts binary information from the "2n"        |
|     | <b>A.</b> | Half Adder                                          | В.               | Decoder                                      |
|     | C.        | Encoder                                             | <i>В</i> .<br>D. | Comparator                                   |
|     | Ċ.        | Encoder                                             | ъ.               | Comparator                                   |
| 13. |           | is a combinational circud inputs to "2n" unique out |                  | erts binary information from the "n"         |
|     | A.        | Half Adder                                          | В.               | Decoder                                      |
|     | C.        | Encoder                                             | D.               | Comparator                                   |
| 14. | In Co     | mparator, gate is use                               | e for compa      | ring bits in word.                           |
|     | A.        | XOR                                                 | B. A             | ND                                           |
|     |           |                                                     |                  |                                              |
|     |           |                                                     | Dago O           |                                              |
|     |           |                                                     | Page 2           |                                              |

|     | C.                                    | NOR                          | D.           | XNOR                                       |  |
|-----|---------------------------------------|------------------------------|--------------|--------------------------------------------|--|
| 15. | A cor                                 | nbinational circuit that per | forms the a  | rithmetic addition of two bits is called   |  |
|     | A.                                    | Full Adder                   | В.           | Half Adder                                 |  |
|     | C.                                    | Binary Adder                 | D.           | Decoder                                    |  |
| 16. | A cor                                 | nbinational circuit that per | forms the a  | rithmetic addition of three bits is called |  |
|     | A.                                    | Full Adder                   | B.           | Half Adder                                 |  |
|     | C.                                    | Binary Adder                 | D.           | Decoder                                    |  |
| 17. | A                                     | is logic circuit tha         | nt can add t | wo binary numbers.                         |  |
|     | A.                                    | Full Adder                   | B.           | Half Adder                                 |  |
|     | C.                                    | Binary Adder                 | D.           | Decoder                                    |  |
| 18. | In ha                                 | lf adder XOR gate's output   |              | ush                                        |  |
| 10. | A.                                    | Carry                        | В.           | Sum                                        |  |
|     | C.                                    | Remainder                    | D.           | None of these                              |  |
| 19. | In ha                                 | lf adder AND gate's output   | is           |                                            |  |
|     | A.                                    | Carry                        | B.           | Sum                                        |  |
|     | C.                                    | Remainder                    | D.           | None of these                              |  |
| 20. | The Full Adder adds digits at a time. |                              |              |                                            |  |
|     | A.                                    | 1                            | B.           | 2                                          |  |
|     | C.                                    | 3                            | D.           | 4                                          |  |
|     |                                       |                              |              |                                            |  |

# **Unit - 1 Long Questions**

**1.** What is logic gate? Draw electronic symbol and explain AND, OR, and NOT gates with truth table.

# Logic Gates

A logic gate is an electronic circuit that makes logical decisions. It has one output and one or more inputs. The output signal appears only for certain combinations of input signals. Logic gates are the basic building blocks of all digital circuits. The most common logic gates used are OR, AND, NOT, NAND, and NOR gates. The NAND and NOR gates are called universal gates. The exclusive-OR gate is another logic gate which can be constructed using AND, OR and NOT gate.

**Truth table**: It is a table that shows all input and output possibilities for a logic gate. It is also called a table of combinations.

#### **OR Gate**

It has two or more inputs and one output.

The electronic symbol for a two-input OR gate is shown in the figure below.



The two inputs have been marked A and B and the output as y. The OR gate has an output of 1 when either A or B or both are 1. In other words, **it is an any-or-all gate** because an output occurs when any or all the inputs are present. The output would be 0 if and only if both its inputs are 0.

The OR gate represents the Boolean equation A + B = y. The meaning of this equation is that y is true when either A is true or B is true or both are true. Alternatively, it means that y is 1 when either A or B or both are 1.

The above logic operation of the OR gate can be summarized with the help of the truth table shown below.

| A | В | y = A + B |
|---|---|-----------|
| 0 | 0 | 0         |
| 0 | 1 | 1         |
| 1 | 0 | 1         |
| 1 | 1 | 1         |

TRUTH TABLE
3 Input



|   | INPUTS | 5 | ОИТРИТ |
|---|--------|---|--------|
| A | В      | C | Y      |
| 0 | 0      | 0 | 0      |
| 0 | O      | 1 | 1      |
| 0 | 1      | 0 | 1      |
| 0 | 1      | 1 | 1      |
| 1 | 0      | 0 | 1      |
| 1 | 0      | 1 | 1      |
| 1 | 1      | 0 | 1      |
| 1 | 1      | 1 | 1      |

Example 1: Show the truth table of a 4-input OR gate.

#### Solution:

- Let Y stands for the output bit and A, B, C, D for input bits. Then the truth table has input words of 0000, 0001, 0010... 1111, as shown in following table.
- As expected, output Y is 0 for input word 0000; Y is 1 for all other input words.
- As a check the number of input words in a truth table always equals 2n, where n is the number of input bits. A 2-input OR gate has a truth table with 22 or 4 input words; and 3-input OR gate has 23 or 8 input words.

4 Input

|        | INF    | PUTS   | прис   | OUTPUT |
|--------|--------|--------|--------|--------|
| Α      | В      | С      | D      | Y      |
| 0      | 0      | 0      | 0<br>1 | 0      |
| 0      | 0      | 1<br>1 | 0      | 1      |
| 0      | 1      | ō      | 0      | 1<br>1 |
| 0      | 1<br>1 | 0<br>1 | 1<br>0 | 1<br>1 |
| 0      | 1<br>0 | 1<br>0 | 0      | 1      |
| 1<br>1 | 0      | 0<br>1 | 1<br>0 | 1 1    |
| 1      | 0      | 1      | 1      | 1      |
| 1      | 1<br>1 | 0      | 1      | 1<br>1 |
| 1      | 1      | 1      | 0      | 1<br>1 |

Example: How many inputs words are in the truth table of an 8-input OR gate? Which input words produce a high output?

Solution:



- The input words are 0000 0000, 0000 0001... 1111 1111.
- With the formula of the preceding example, the total number of input words is = 2n = 23 = 256.
- In any OR gate, 1 or more high inputs produce a high output. Therefore, the input words of 0000 0000 results in a low output; all other input words produce a high output.

#### **AND Gate**

- It has two or more inputs and one output.
- The electronic symbol for a two-input AND gate is shown in figure below.



• The AND gate gives its output only when all its inputs are present. The AND gate has an output 1 when both A and B are 1. Hence

the gate is an all-or-nothing gate whose output occurs only when all its inputs are present.

• Its logical operations can be summarized with the help of the truth table.

| A | В | y = A. B |
|---|---|----------|
| 0 | 0 | 0        |
| 0 | 1 | 0        |
| 1 | 0 | 0        |
| 1 | 1 | 1        |

## **NOT Gate**

- It has only one input and only one output.
- It is a complementary operation and its symbol is an over bar. The negation or complement of 0 is 1. The symbol of NOT gate is shown below.



• The NOT gate is also called inverter. Its logical operations can be summarized with the help of the truth table.

| А | y = Ā |
|---|-------|
| 0 | 1     |
| 1 | 0     |

**2.** Explain NOR, NAND, XOR, and XNOR gates with truth table.

## **NOR Gate**

• It is in fact a NOT-OR gate. It can be made out of an OR gate by connecting an inverter in its output as shown in the figure below.



NOR gate

- The output equation is given by  $Y = \overline{A + B}$
- A NOR function is just the reverse of the OR function. A NOR gate will have an output of 1 only when all its inputs are 0. Obviously, if any input is 1, the output will be 0.
- Its logical operations can be summarized with the help of the truth table.

| A | В | $y = \overline{A + B}$ |        |
|---|---|------------------------|--------|
| 0 | 0 | 1                      |        |
| 0 | 1 | 0                      |        |
| 1 | 0 | 0                      |        |
| 1 | 1 | 0                      | 7///// |
|   |   |                        | TVUD   |

NOR gate is often referred to as a universal gate as it can be used to realize the basic logic functions OR, AND and NOT

#### **NAND Gate**

It is in fact, a NOT-AND gate. It can be obtained by connecting a NOT gate in the output of an AND gate as shown in the figure below.



NAND gate

Its output can be given by the Boolean equation.  $Y = \overline{A \cdot B}$ 

This gate gives an output of 1 if both inputs are not 1. In other words, it gives an output 1 if either A or B or both are 0.

| A | В | y = A.B |
|---|---|---------|
| 0 | 0 | 1       |
| 0 | 1 | 1       |
| 1 | 0 | 1       |
| 1 | 1 | 0       |

The truth table for a 2-input NAND gate is just opposite of the truth table for AND gate. It is because NAND gate performs a function that is reverse of an AND gate. NAND gate is also called the universal gate because it can perform all the three logic functions of an OR gate, AND gate and inverter (NOT gate) as shown below.

**Design of a NOT gate using NAND gate:** A NOT gate can be made out of a NAND gate by connecting its two inputs together as shown in the figure below.



NOT gate using NAND gate

## X-OR Gate

The output y is true if either input A is true OR input B is true, but not when both of them are true: y = (A AND NOT B) OR (B AND NOT A)

This is like an OR gate but excluding both inputs being true. The output is true if inputs A and B are different. X-OR gates can only have 2 inputs.



Its logical operations can be summarized with the help of the truth table.

| A | В | y=A⊕B |
|---|---|-------|
| 0 | 0 | 0     |
| 0 | 1 | 1     |
| 1 | 0 | 1     |
| 1 | 1 | 0     |

## X-NOR Gate

This is an EX-OR gate with the output inverted. The output y is true if inputs A and B are the same (both true and both false): y = (A AND B) OR (NOT A AND NOT B) EX-NOR gates can only have 2 inputs.



Its logical operations can be summarized with the help of the truth table.

| Α | В | y=A⊕B |
|---|---|-------|
| 0 | 0 | 1     |
| 0 | 1 | 0     |
| 1 | 0 | 0     |
| 1 | 1 | 1     |

**3.** Explain Boolean Addition, Multiplication and Boolean Laws.

## **Boolean Addition**

Boolean addition is equivalent to the OR operation. In Boolean algebra, a sum term is a sum of literals. In logic circuits, a sum term is produced by an OR operation with no AND operations involved. Some examples of sum terms are A+B, A+B+C, and A+B+C+D.

A sum term is equal to 1 when one or more of the literals in the term are 1. A sum term is equal to 0 only if each of the literals is 0.

- 0 + 0 = 0
- 0 + 1 = 1
- 1 + 0 = 1
- 1 + 1 = 1

## **Boolean Multiplication**

Boolean multiplication is equivalent to the AND operation. In Boolean algebra, a product term is the product of literals. In logic circuits, a product term is produced by an AND operation with no OR operations involved. Some examples of product terms are AB, AB, ABC, and ABCD.

A product term is equal to 1 only if each of the literals in the term is 1. A product term is equal to 0 when one or more of the literals are 0.



## LAWS AND RULES OF BOOLEAN ALGEBRA

#### Laws of Boolean algebra

The basic laws of Boolean algebra-the commutative laws for addition and multiplication, the associative laws for addition and multiplication, and the distributive law-are the same as in ordinary algebra.

#### 1) Commutative Laws

The commutative law of addiction for two variables is as A+B=B+A

This law states that the order in which the variables are ORed makes no difference. Remember, in Boolean algebra as applied to logic circuits, addition and the OR operation are the same. Fig. (1) illustrates the commutative law as applied to the OR gate and shows that it does not matter to which input each variable is applied. (The symbol  $\equiv$  means "equivalent to.").

$$A = B = B$$

$$B + A$$

Fig. (1) Application of commutative law of addition.

The commutative law of multiplication for two variables is  $A \cdot B = B \cdot A$  This law states that the order in which the variables are ANDed makes no difference. Fig. (2), il1ustrates this law as applied to the AND gate.



Fig. (2) Application of commutative law of multiplication

### 2) Associative Laws:

The associative law of addition is written as follows for three variables:

$$A+(B+C)=(A+B)+c$$

This law states that when ORing more than two variables, the result is the same regardless of the grouping of the variables. Fig. (3), illustrates this law as applied to 2-input OR gates.



Fig. (3) Application of associative law of addition.

The associative law of multiplication is written as follows for three variables:

$$A(BC) = (AB)C$$

This law states that it makes no difference in what order the variables are grouped when ANDing more than two variables. Fig. (4) illustrates this law as applied to 2-input AND gates.



Fig. (4) Application of associative law of multiplication

### 3) *Distributive law*

The distributive law is written for three variables as follows: A(B + C) = AB + AC

This law states that ORing two or more variables and then ANDing the result with a single variable is equivalent to ANDing the single variable with each of the two or more variables and then ORing the products. The distributive law also expresses the process of factoring which the common variable A is factored out of the product terms, for example, AB + AC = A(B + C).

Fig. (5) illustrates the distributive law in terms of gate implementation.



Fig. (5) Application of distributive law

## **4.** Explain rules of Boolean Algebra.

#### Rules of Boolean Algebra

- Table lists 12 basic rules that are useful in manipulating and simplifying Boolean expressions.
- Rules 1 through 9 will be viewed in terms of their application to logic gates.
- Rules 10 through 12 will be derived in terms of the simpler rules and the laws previously discussed.

1. 
$$A + 0 = A$$
 7.  $A \cdot A = A$ 

 2.  $A + 1 = 1$ 
 8.  $A \cdot \overline{A} = 0$ 

 3.  $A \cdot 0 = 0$ 
 9.  $\overline{A} = A$ 

 4.  $A \cdot 1 = A$ 
 10.  $A + AB = A$ 

 5.  $A + A = A$ 
 11.  $A + \overline{AB} = A + B$ 

 6.  $A + \overline{A} = 1$ 
 12.  $(A + B)(A + C) = A + BC$ 

 A, B, or C can represent a single variable or a combination of variables.

Basic rules of Boolean algebra

### Rule 1. A + 0 = A

A variable ORed with 0 is always equal to the variable. If the input variable A is 1, the output variable X is 1, which is equal to A. If A is 0, the output is 0, which is also equal to A.

This rule is illustrated in Fig. (6), where the lower input is fixed at 0.



Rule 2. 
$$A + 0 = 1$$

A variable ORed with 1 is always equal to 1. A 1 on an input to an OR gate produces a 1 on the output, regardless of the value of the variable on the other input.

This rule is illustrated in Fig. (7), where the lower input is fixed at 1.

$$A = 1$$

$$1$$

$$X = 1$$

$$X = A = 0$$

$$1$$

$$X = A = 1$$

Rule 3. 
$$A \cdot 0 = 0$$

A variable ANDed with 0 is always equal to 0. Any time one input to an AND gate is 0, the output is 0, regardless of the value of the variable on the other input. This rule is illustrated in Fig.(8), where the lower input is fixed at 0.



#### Rule 4. $A \cdot 1 = A$

A variable ANDed with 1 is always equal to the variable. If A is 0 the output of the AND gate is 0. If A is 1, the output of the AND gate is 1 because both inputs are now 1s. This rule is shown in Fig. (9), where the lower input is fixed at 1.

$$A = 0$$
 $X = 0$ 
 $X = A \cdot 1 = A$ 
 $X = A \cdot 1 = A$ 

Rule 5. A + A = A

A variable ORed with itself is always equal to the variable. If A is 0, then 0 + 0 = 0; and if A is 1, then 1 + 1 = 1. This is shown in Fig.(10), where both inputs are the same variable.

$$\begin{array}{c}
A = 0 \\
A = 0
\end{array}$$

$$\begin{array}{c}
A = 1 \\
A = 1
\end{array}$$

$$X = A + A = A$$

Rule 6. 
$$A + \overline{A} = 1$$

A variable ORed with its complement is always equal to 1. If A is 0, then 0 + 0 = 0 + 1 = 1. If A is l, then 1 + 1 = 1 + 0 = 1. See Fig. (11), where one input is the complement of the other.

$$A = 0$$
 $\overline{A} = 1$ 
 $X = A + \overline{A} = 1$ 
 $X = A + \overline{A} = 1$ 

#### Rule 7. $A \cdot A = A$

A variable ANDed with itself is always equal to the variable. If A = 0, then 0.0 = 0; and if A = 1.

then 1.1 = 1. Fig.( 12) illustrates this rule.

Rule 8.  $\mathbf{A} \cdot \bar{A} = 0$ 

A variable ANDed with its complement is always equal to 0. Either A or A will always be 0: and when a 0 is applied to the input of an AND gate. the output will be 0 also. Fig.(13) illustrates this rule.

$$A = 1$$
 $\overline{A} = 0$ 
 $X = 0$ 
 $\overline{A} = 1$ 
 $X = 0$ 
 $X = 0$ 

Rule 9. 
$$A = \bar{A}$$

The double complement of a variable is always equal to the variable. If you start with the variable A and complement (invert) it once, you get A. If you then take A and complement (invert) it, you get A, which is the original variable. This rule is shown in Fig.(14) using inverters.



Rule 10. A + AB = A

This rule can be proved by applying the distributive law, rule 2, and rule 4 as follows:

The proof is shown in Table, which shows the truth table and the resulting logic circuit simplification.



 $\mathbf{A} + \bar{A} \cdot \mathbf{B} = \mathbf{A} + \mathbf{B}$ Rule 11.

This rule can be proved as follows:

$$\mathbf{A} + \overline{\mathbf{A}} \cdot \mathbf{B} = (A + AB) + \overline{A}B \qquad \text{Rule } 10: A = A + AB$$

$$= (AA + AB) + \overline{A}B \qquad \text{Rule } 7: A = AA$$

$$= AA + AB + A\overline{A} + \overline{A}B \qquad \text{Rule } 8: \text{ adding } AA = 0$$

$$= A(A+B) + \overline{A}(A+B)$$

$$= (A + \overline{A})(A + B) \qquad \text{Factoring}$$

$$= 1. (A + B) \qquad \text{Rule } 6: A + \overline{A} = 1$$

$$= A + B \qquad \text{Rule } 4: \text{ drop the } 1$$

The proof is shown in Table, which shows the truth table and the resulting logic circuit simplification.



(A + B)(A + C) = A + BCRule 12.

This rule can be proved as follows:

The proof is shown in Table, which shows the truth table and the resulting logic circuit simplification.



**5.** Explain Encoder with circuit and truth table?

#### **Encoder**

- An encoder is a device or circuit that converts information from one format or code to another, for the purpose of standardization, speed, secrecy or saving space by shrinking size.
- An encoder is a combinational circuit that has '2n' inputs and an enable line (a sort of selection line) and n output lines.
- An encoder has 2n (or less) input lines and n output lines. The output lines generate the binary code corresponding to the input value.
- If a device output code has fewer bits than the input code has, the device is usually called an encoder. e.g. 2n to n.
- Generally, digital encoders produce outputs of 2-bit, 3-bit or 4-bit codes depending upon the number of data input lines.
- An "n-bit" binary encoder has 2n input lines and n-bit output lines with common types that include 4-to-2, 8-to-3 and 16-to-4-line configurations. The output lines of a digital encoder. Generate the binary equivalent of the input line whose value is equal to "1".



[Block diagram of Encoder]

## 8 x 3 Encoder (Octal Binary Encoder)

It takes 8 inputs, one for each of the octal digits and provides 3 outputs. At any one time, only one input line has a value of 1. The figure below shows the Block diagram of an 8x3 encoder.



|    | Inputs |    |    |    |    |    | Output |    |    |    |
|----|--------|----|----|----|----|----|--------|----|----|----|
| 10 | I1     | I2 | I3 | I4 | 15 | I6 | 17     | Y2 | Y1 | Y0 |
| 1  | 0      | 0  | 0  | 0  | 0  | 0  | 0      | 0  | 0  | 0  |
| 0  | 1      | 0  | 0  | 0  | 0  | 0  | 0      | 0  | 0  | 1  |
| 0  | 0      | 1  | 0  | 0  | 0  | 0  | 0      | 0  | 1  | 0  |
| 0  | 0      | 0  | 1  | 0  | 0  | 0  | 0      | 0  | 1  | 1  |
| 0  | 0      | 0  | 0  | 1  | 0  | 0  | 0      | 1  | 0  | 0  |
| 0  | 0      | 0  | 0  | 0  | 1  | 0  | 0      | 1  | 0  | 1  |
| 0  | 0      | 0  | 0  | 0  | 0  | 1  | 0      | 1  | 1  | 0  |
| 0  | 0      | 0  | 0  | 0  | 0  | 0  | 1      | 1  | 1  | 1  |

• The encoder can be implemented with OR gates whose inputs are determined directly from the truth table. Output Y2 =1 if the input octal digit is 4 or 5 or 6 or 7. Similar conditions apply for other two outputs.

• These conditions can be expressed by the following Boolean functions. For an 8-to-3 binary encoder with inputs I0-I7 the logic expressions of the outputs Y2, Y1 and Y0 are:

$$Y2 = I4 + I5 + I6 + I7$$

$$Y1 = I2 + I3 + I6 + I7$$

$$Y0 = I1 + I3 + I5 + I7$$

Based on the above equations, we can draw the circuit as shown below



**6.** Explain Decoder with circuit and truth table

## **Decoder**

- Decoder converts one type of coded information to another form. It is a combinational circuit which detects the presence of discrete binary patterns at the input and produces a unique output corresponding to each of the detected codes.
- A decoder has 'n' inputs and 2n (or 2n) output lines.
- Discrete quantities of information are represented in digital computers with binary codes. A binary code of n bits is capable of representing up to 2n distinct elements of the coded information. A decoder is a combinational circuit that converts binary information from the n coded inputs to a maximum of 2n unique outputs.
- A decoder has n inputs and m outputs and is also referred to as an n x m decoder.
- Decoders are extensively used in a computer system for addressing decoding.
- The figure below shows the Block diagram of an 3x8 Decoder.



[Block diagram of Decoder]

#### 3x8 Decoder

 $3 \times 8$  decoder which decodes a 3-bit information and there is only one output line which gets the value 1 or in other words, out of  $2 \times 3 = 8$  lines only 1 output line is selected. Thus, depending on selected output line the information of the 3 bits can be recognized or decoded.

The decoders presented in this section are called n-to-m-line decoders, where m <= 2n. Their purpose is to generate the 2n (or fewer) binary combinations of the n input variables. A decoder has n inputs and m outputs and is also referred to as an n x m decoder.

- The three data inputs. A0, A1, and A2, are decoded into eight outputs, each output representing one of the combinations of the three binary input variables. The three inverters provide the complement of the inputs, and each of the eight AND gates generate one of the binary combinations.
- A particular application of this decoder is a binary-to-octal conversion.
   The input variables represent a binary number and the outputs represent the eight digits of the octal number system.



 However, a 3-to-8-line decoder can be used for decoding any 3-bit code to provide eight outputs, one for each combination of the binary code.

**Truth Table** 

| Inputs |    | Output |    |    |    |    |    |    |    |    |
|--------|----|--------|----|----|----|----|----|----|----|----|
| A2     | A1 | A0     | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 |
| 0      | 0  | 0      | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0      | 0  | 1      | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0      | 1  | 0      | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| 0      | 1  | 1      | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 1      | 0  | 0      | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  |
| 1      | 0  | 1      | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| 1      | 1  | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| 1      | 1  | 1      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |

From the above truth table, we can derive the functions A2, A1, A0 as given below:

D0 = A2'A1'A0' D1=A2'A1'A0 D2 = A2'A1A0' D3=A2'A1A0 D4=A2A1'A0' D5= A2A1'A0 D6=A2A1A0' D7=A2A1A0

The logic diagram of a 3-to-8-line decoder is shown in the Figure:



**7.** Explain Half – Adder and Full – Adder with circuit and truth table

#### Half Adder:

A half adder is a logical circuit that performs an addition operation on two one-bit binary numbers. The half adder outputs a sum of the two inputs and a carry value. A half adder can add two bits. It has two inputs, generally labeled A & B, and two outputs, the sum S & carry C.



| A | В | CARRY | SUM |
|---|---|-------|-----|
| 0 | 0 | 0     | 0   |
| 0 | 1 | 0     | i   |
| 1 | 0 | 0     | 1   |
| 1 | 1 | 1     | 0   |

The Boolean equations for this output are:

$$SUM = A \oplus B$$

$$CARRY = AB$$

S is the two-bit XOR of A and B, and C is the AND of A and B. Essentially the output of a half adder is the sum of two one-bit numbers, with C being the most significant of these two outputs.

The SUM output is A XOR B; the CARRY output is A AND B. Therefore. SUM is a 1 when A and B are different; CARRY is a 1 when A and S are 1s.

When A and B are 0s, the SUM is 0 with a CARRY of 0. When A is 0 and B is 1, the SUM is 1 with a CARRY of 0. When A is 1 and B is 0, the SUM equals 1 with a CARRY of 0. Finally, when A is 1 and B is 1, the SUM is 0 with a CARRY 1.

The drawback of this circuit is that in case of a multibit addition, it cannot include a carry.

#### Full Adder:

A full adder is a combinational circuit that performs the arithmetic sum if three input bits and produces a sum and a carry.

The main drawback of Half adder is it has only two inputs and there is no provision to add a carry coming from the lower order bits when multibit operation is performed so to solve this problem, a full adder is designed.

The Boolean equations for these outputs are:

$$SUM = A \oplus B \oplus C$$

$$CARRY = AB + AC + BC$$

A full adder can be constructed from two half adders by connecting A and B to the input of one half adder, connecting the sum from that to an input to the second adder, connecting Ci to the

other input and OR the two carry outputs.

| A | В | C | CARRY | SUM |
|---|---|---|-------|-----|
| 0 | G | 0 | 0     | 0   |
| 0 | 0 | 1 | 0     | 1   |
| 0 | 1 | 0 | 0     | 1   |
| 0 | 1 | 1 | 1     | 0   |
| 1 | 0 | 0 | 0     | 1   |
| 1 | 0 | 1 | 1     | 0   |
| 1 | 1 | 0 | 1     | 0   |
| 1 | 1 | 1 | 1     | 1   |



In this case, SUM equals A XOR B XOR C; CARRY equals AR OR AC OR BC. Therefore, SUM is 1 when the number of input 1s is odd; CARRY is a 1 when two or more inputs are 1s.

**8.** Explain Binary Adders – Subtractor with circuit and truth table

#### **Binary Adders-Subtractor**

he addition and subtraction can be combined into one circuit with one common binary adder. Consider a single system which adds and subtract. There are two types of such single systems.

- 1. 1's complement adder-subtractor
- 2. 2's complement adder-subtractor

## 1's Complement adder-subtractor

The single system of a 4-bit adder cum l's complement subtractor is shown in Figure. This system operates between y3y2y1y0 and x3x2x1x0.



## Operation 1- When control input M = 0

The bits y3, y2, y1 and y0 are EX-ORed with '0' and produces  $(y3 \oplus 0 = y3)$  y3y2y1 and y0 respectively as outputs of EX-OR gate. The full-adders receive the value of y and the input carry (end around carry) = 0. Hence, the circuit will act as an "adder", The result appears as S3S2S1S0 in binary form.

## Operation 2 - When control input M = 1

The single system of a 4-bit adder cum 2's complement subtractor is shown in Figure. It operates between two 4-bit numbers: x3x2x1x0 and y3y2y1y0. In case of subtraction: y3y2y1y0 is subtracted from x3x2x1x0.



## Operation 1- When control input M = 0

When control M = 0, the circuit will act as a 4-bit binary adder (since  $y \oplus 0 = y$ ). Then, bits y3y2y1y0 pass through the XOR gates without inversion. Therefore, the unit adds the number x3x2x1x0 to y3y2y1y0. The result appears as S3S2S1S0 in the binary form. It M=0, input carry= 0, and final carry output is neglected.

## Operation 2 - When control input M = 1

When M = 1, this causes the XOR gate to act as an inverter for the y inputs to the full adders  $(y \oplus 1 = \overline{Y})$ . The input to each full adder is x-y. If M = 1, the input carry = 1. The high M adds a 1 to the first full adder. This addition of 1 to the l's complement of y bits forms 2's complement of y. Then, the circuit performs the subtraction operation as per 2's complement. The result appears as D3D2D1D0 in binary form. The final carry output of the last full adder is not used or ignored.



| 15 | Inp | uts            | Outputs        |       |       |      |
|----|-----|----------------|----------------|-------|-------|------|
| Α, | Ao  | B <sub>1</sub> | B <sub>0</sub> | A > B | A = B | A< B |
| 0  | 0   | 0              | 0              | 0     | 1     | 0    |
| 0  | 0   | 0              | 1              | 0     | 0     | 1    |
| 0  | 0   | 1              | 0              | 0     | 0     | 1    |
| 0  | 0   | 1              | 1              | 0     | 0     | 1    |
| 0  | 1   | 0              | 0              | 1     | 0     | 0    |
| 0  | 1   | 0              | 1              | 0     | 1     | 0    |
| 0  | 1   | 1              | 0              | 0     | 0     | 1    |
| 0  | 1   | 1              | 1              | 0     | 0     | 1_   |
| 1  | 0   | 0              | 0              | 1     | 0     | 0    |
| 1  | 0   | 0              | 1              | 1     | 0     | 0    |
| 1  | 0   | 1              | 0              | 0     | 1     | 0    |
| 1  | 0   | 1              | 1              | 0     | 0     | 1    |
| 1  | 1   | 0              | 0              | 1     | 0     | 0    |
| 1  | 1   | 0              | 1              | 1     | 0     | 0    |
| 1  | 1   | 1              | 0              | 1     | 0     | 0    |
| 1  | 1   | 1              | 1              | 0     | 1     | 0    |